Show simple item record

dc.contributor.authorAsaduzzaman, Abu
dc.contributor.authorGunasekara, Govipalagodage H.
dc.date.accessioned2019-09-10T20:32:46Z
dc.date.available2019-09-10T20:32:46Z
dc.date.issued2012-12-01
dc.identifier.citationAsaduzzaman, A., & Gunasekara, G. H. (2012). A way cache locking scheme supported by knowledge based smart preload effective for low-power multicore electronics. Journal of Low Power Electronics, 8(5), 552-564. doi:10.1166/jolpe.2012.1215
dc.identifier.issn1546-1998
dc.identifier.urihttps://dx.doi.org/10.1166/jolpe.2012.1215
dc.identifier.urihttp://hdl.handle.net/10057/16575
dc.descriptionClick on the DOI link to access the article (may not be free).
dc.description.abstractAdopting multicore architecture in consumer and bio-inspired electronics is promising to fulfill the growing need of high-performance. However, multi-level caches in multicore architecture require significant amount of power to be operated. In such a multi-level cache system, parallel thread execution becomes extremely difficult, which may also cause performance detraction. Studies suggest that cache locking has potential to decrease total power consumption and increase performance by reducing cache misses. In this work, a promising cache locking strategy for multicore electronics is proposed. According to this strategy, preselected blocks are preloaded knowingly at shared level cache and way cache locking is performed to lock all or some of those blocks. We model two multicore architectures: one Xeon-like quad-core system where CL2 is shared and one Opteron-like quad-core system where CL3 is shared. Popular MPEG-4, MPEG-3, JPEG, GIF, and FFT applications are used to run the simulation programs. Experimental results suggest that the proposed cache locking strategy is beneficial for designing low-power cache memory subsystem for multicore devices. Using proposed cache locking scheme, power consumption per task and mean delay per task are decreased by 41.12% and 35.51%, respectively, for MPEG-4 workload.
dc.language.isoen_US
dc.publisherAmerican Scientific Publishers
dc.relation.ispartofseriesJournal of Low Power Electronics
dc.relation.ispartofseriesv.8 no.5
dc.subjectCache locking
dc.subjectLow-power cache memory subsystem design
dc.subjectLow-power high-performance systems
dc.subjectLow-power portable medical devices
dc.subjectMulticore computer architecture
dc.titleA way cache locking scheme supported by knowledge based smart preload effective for low-power multicore electronics
dc.typeArticle
dc.rights.holderCopyright American Scientific Publishers


Files in this item

FilesSizeFormatView

There are no files associated with this item.

This item appears in the following Collection(s)

  • Articles [10]
    Selected research articles by Dr. Abu Asaduzzaman

Show simple item record